There are no reviews yet. Be the first to send feedback to the community and the maintainers!
chipyard
An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and moregemmini
Berkeley's Spatial Array Generatorriscv-sodor
educational microarchitectures for risc-v isachisel-tutorial
chisel tutorial exercises and answersriscv-mini
Simple RISC-V 3-stage Pipeline in Chiselchisel2-deprecated
fpga-zynq
Support for Rocket Chip on Zynq FPGAsberkeley-hardfloat
hammer
Hammer: Highly Agile Masks Made Effortlessly from RTLchiseltest
The batteries-included testing and formal verification library for Chisel-based RTL designs.dsptools
A Library of Chisel3 Tools for Digital Signal Processingberkeley-softfloat-3
SoftFloat release 3constellation
A Chisel RTL generator for network-on-chip interconnectsriscv-torture
RISC-V Torture Testhwacha
Microarchitecture implementation of the decoupled vector-fetch acceleratoresp-llvm
UCB-BAR fork of LLVM! NOT UPSTREAM RISCV LLVMmidas
FPGA-Accelerated Simulation Framework Automatically Transforming Arbitrary RTLtestchipip
onnxruntime-riscv
Fork of upstream onnxruntime focused on supporting risc-v acceleratorssha3
cosa
A scheduler for spatial DNN accelerators that generate high-performance schedules in one shot using mixed integer programming (MIP)ccbench
Memory System Microbenchmarksgemmini-rocc-tests
Fork of seldridge/rocket-rocc-examples with tests for a systolic array based matmul acceleratorzscale
Z-scale Microarchitectural Implementation of RV32 ISAchisel-gui
A prototype GUI for chisel-developmentberkeley-testfloat-3
TestFloat release 3hwacha-template
Template for projects using the Hwacha data-parallel acceleratorRoSE
A unified simulation platform that combines hardware and software, enabling pre-silicon, full-stack, closed-loop evaluation of your robotic system.barstools
Useful utilities for BAR projectsautophase
shuttle
A Rocket-based RISC-V superscalar in-order coreriscv-benchmarks
MoCA
saturn-vectors
Chisel RISC-V Vector 1.0 Implementationlibgloss-htif
A libgloss replacement for RISC-V that supports HTIFnvdla-wrapper
Wraps the NVDLA project for Chipyard integrationcva6-wrapper
Wrapper for ETH Ariane Coreesp-isa-sim
Custom extensions to the RISC-V isa simulator for the UCB-BAR ESP projectasyncqueue
Lightweight re-packaging of AsyncQueue library from rocket-chipriscv-blas
Custom BLAS and LAPACK Cross-Compilation Framework for RISC-Vfpga-spartan6
Support for zScale on Spartan6 FPGAschisel-awl
dosa
DOSA: Differentiable Model-Based One-Loop Search for DNN AcceleratorsBaremetal-NN
A tool for converting PyTorch models into raw C codes that can be executed standalone in a baremetal runtime on RISC-V research chips.rocket-dsp-utils
Tools for integrating DspTools components into a rocket-chipprotoacc
midas-examples
Simple MIDAS Examplesvaesa
Learning A Continuous and Reconstructible Latent Space for Hardware Accelerator Designfirrtl-transform-tutorial
A template for developing custom FIRRTL transformshammer-cadence-plugins
Hammer plugins for Cadence toolsFFTGenerator
esp-tools
fpga-images-zedboard
prebuilt images for zedboard zynq fpgacompress-acc
context-dependent-environments
A Scala library for Context-Dependent Evironmentsfirrtl-uclid
plsi-mdf
Macro description formatchisel-sift
hammer-synopsys-plugins
Hammer plugins for synopsys toolsmidas-release
MIDAS Public Releasefixedpoint
Chisel Fixed-Point Arithmetic Librarymidas-top-release
MIDAS RocketChip Templateriscv-docker-images
Curated set of DockerFiles for RISC-V projectsspec2017-workload
FireMarshal workload for SPEC2017midas-zynq
A zynq host-platform shell for midas generated simulators.spike-devices
Collection of device models for spikererocc
Baremetal-IDE
A submodule of Chipyard https://github.com/ucb-bar/chipyardmaltese-smt
Archived! All relevant features are now part of the firrtl smt backend or the chiseltest library.esp-tests
Custom extensions to the RISC-V tests for the UCB-BAR ESP projectnvdla-workload
Base NVDLA Workload for FireMarshalhwacha-net
firrtl2
UC Berkeley Copy of the FIRRTL CompilerAuRORA
Virtualized Accelerator Orchestration for Multi-Tenant Workloadspyuartsi
A standalone implementation of the Tethered Serial Interface (TSI) in Python.chipyard-toolchain-prebuilt
Pre-built riscv-gnu-toolchain binaries. You should most likely only shallow clone this.pwm-chisel-example
pwm-chisel-example for risc-v summer 2016 workshopcs152-lab4
CS152 Lab 4ibex-wrapper
Wrapper for lowRISC Ibexriscv-tools-feedstock
stac-top
The SRAM timing analysis chip for verifying SRAMs generated by SRAM22opencl-kernels
OpenCL kernels for ucb-bar hardwarechipper-tutorial
tutorial for chippercoremark-workload
FireMarshal workload for CoreMark EEMBCbits
Firebox Benchmarks2023-winter-demo-project-power-aka-bora
Baremetal-llama
chipyard-cs152-sp24
riscv-coremark-pro
Compiles coremark-pro for riscv64 baremetalvcd2step
Converts a VCD file to a Chisel tester input filepocl
chisel-release
Chisel release toolingchisel-torture
A tool that generates Chisel torture testsara-wrapper
bar-fetchers
Berkeley Architecture Research pre-Fetcherslbnl-torch
LBNL TORCH Reference Kernelschisel-library-template
Use for developing Chisel+Firrtl librariesfpga-images-zc706
baseband-modem
Digital baseband-modem processor for 2.4 GHz Bluetooth Low Energy and IEEE 802.15.4 standardscaliptra-aes-acc
Love Open Source and this site? Check out how you can help us