There are no reviews yet. Be the first to send feedback to the community and the maintainers!
neorv32
๐ฅ๏ธ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.neo430
๐ป A damn small msp430-compatible customizable soft-core microcontroller-like processor system written in platform-independent VHDL.neoTRNG
๐ฒ A Tiny and Platform-Independent True Random Number Generator for any FPGA (and ASIC).fpga_puf
๐ Technology-agnostic Physical Unclonable Function (PUF) hardware module for any FPGA.captouch
๐ Add capacitive touch buttons to any FPGA!riscv-gcc-prebuilt
๐ฆ Prebuilt RISC-V GCC toolchains for x64 Linux.neorv32-verilog
โป๏ธ Convert the NEORV32 processor into a synthesizable plain-Verilog netlist module using GHDL.fpga_torture
๐ฅ Technology-agnostic FPGA stress-test: maximum logic utilization and high dynamic power consumption.neorv32-riscof
โ๏ธPort of RISCOF to check the NEORV32 for RISC-V ISA compatibility.cjtag_bridge
๐ Compact JTAG ("cJTAG") to 4-wire JTAG (IEEE 1149.1) bridge.riscv-debug-dtm
๐ JTAG debug transport module (DTM) - compatible to the RISC-V debug specification.wb_spi_bridge
๐ A transparent Wishbone-to-SPI bridge supporting Execute-In-Place (XIP).neorv32-formal
Formal verification (experiments) targeting the NEORV32 RISC-V processor.74xx_discrete_clock
A retro-style digital clock based on 74xx discrete logic chipsneorv32-freertos
๐พ FreeRTOS port for the NEORV32 RISC-V Processor.neorv32-verif
โ๏ธ Check the NEORV32 Processor for RISC-V compatibility.neorv32-setups
Example setups for the NEORV32 RISC-V Processoricarus-verilog-prebuilt
๐ฆ Prebuilt Icarus Verilog simulator package for x64 Linux.Love Open Source and this site? Check out how you can help us