• Stars
    star
    3
  • Rank 3,863,348 (Top 79 %)
  • Language
  • Created over 1 year ago
  • Updated about 1 year ago

Reviews

There are no reviews yet. Be the first to send feedback to the community and the maintainers!

Repository Details

Repository that maintain the OpenBus Interface spec

More Repositories

1

cva6

The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
Assembly
2,070
star
2

cv32e40p

CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
SystemVerilog
867
star
3

core-v-verif

Functional verification project for the CORE-V family of RISC-V cores.
Assembly
378
star
4

cvfpu

Parametric floating-point unit with support for standard RISC-V formats and operations as well as transprecision formats.
SystemVerilog
360
star
5

force-riscv

Instruction Set Generator initially contributed by Futurewei
C++
231
star
6

cvw

CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Assembly
207
star
7

cv32e40x

4 stage, in-order, compute RISC-V core based on the CV32E40P
SystemVerilog
193
star
8

programs

Documentation for the OpenHW Group's set of CORE-V RISC-V cores
JavaScript
176
star
9

core-v-cores

CORE-V Family of RISC-V Cores
174
star
10

core-v-mcu

This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
SystemVerilog
156
star
11

cv32e40s

4 stage, in-order, secure RISC-V core based on the CV32E40P
SystemVerilog
122
star
12

cva6-sdk

CVA6 SDK containing RISC-V tools and Buildroot
Makefile
55
star
13

core-v-xif

RISC-V eXtension interface that provides a generalized framework suitable to implement custom coprocessors and ISA extensions
SystemVerilog
50
star
14

cva5

The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
SystemVerilog
49
star
15

cv-hpdcache

RTL sources of the High-Performance L1 Dcache (HPDcache) for OpenHW CV cores
SystemVerilog
28
star
16

cv32e41p

4 stage, in-order, secure RISC-V core based on the CV32E40P with Zfinx and Zce ISA extentions
SystemVerilog
26
star
17

corev-gcc

18
star
18

core-v-sdk

Java
15
star
19

core-v-sw

Main Repo for the OpenHW Group Software Task Group
15
star
20

riscv_vm

Instructions to import Ubuntu guest Virtual Machine for RISC-V development for the VEGA board
Shell
14
star
21

openhwgroup.org

OpenHW Group is a not-for-profit, global organization driven by its members and individual contributors where hardware and software designers collaborate in the development of open-source cores, related IP, tools and software. OpenHW provides an infrastructure for hosting high quality open-source HW developments in line with industry best practices.
HTML
14
star
22

core-v-mcu-devkit

This is the CORE-V MCU DevKit project, hosting the open-source artifacts for the CORE-V MCU Development Kit.
HTML
13
star
23

core-v-mcu-uvm

CORE-V MCU UVM Environment and Test Bench
SystemVerilog
12
star
24

corev-llvm-project

11
star
25

riscv-ovpsim-corev

11
star
26

tristan-unified-access-page

Unified Access Page for the TRISTAN project
HTML
11
star
27

cv32e40x-dv

CV32E40X Design-Verification environment
Assembly
11
star
28

core-v-mcu-cli-test

Eclipse/FreeRTOS/core-v-mcu example program
C
9
star
29

core-v-ide-cdt

Java
9
star
30

corev-binutils-gdb

C
8
star
31

advanced-riscv-verification-methodologies

Advanced Verification Methodologies for RISC-V and related IP
SystemVerilog
6
star
32

cva6-platform

CVA6-platform is a multicore CVA6 with CV-MESH software and regression platform
6
star
33

core-v-freertos

C
4
star
34

cv-mesh

3
star
35

u-boot

Unofficial development fork of U-Boot
C
2
star
36

core-v-freertos-kernel

C
1
star
37

downloads.openhwgroup.org

downloads.openhwgroup.org
SCSS
1
star