There are no reviews yet. Be the first to send feedback to the community and the maintainers!
chisel
Chisel: A Modern Hardware Design Languagerocket-chip
Rocket Chip Generatorverible
Verible is a suite of SystemVerilog developer tools, including a parser, style-linter, formatter and language serverCores-VeeR-EH1
VeeR EH1 corefirrtl
Flexible Intermediate Representation for RTLchisel-template
A template project for beginning new Chisel workSurelog
SystemVerilog 2017 Pre-processor, Parser, Elaborator, UHDM Compiler. Provides IEEE Design/TB C/C++ VPI and Python AST & UHDM APIs. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsXf4pga
FOSS Flow For FPGAsv-tests
Test suite designed to check compliance with the SystemVerilog standard.VeeRwolf
FuseSoC-based SoC for VeeR EH1 and EL2f4pga-examples
Example designs showing different ways to use F4PGA toolchains.Cores-VeeR-EL2
VeeR EL2 CoreCores-VeeR-EH2
dromajo
RISC-V RV64GC emulator designed for RTL co-simulationUHDM
Universal Hardware Data Model. A complete modeling of the IEEE SystemVerilog Object Model with VPI Interface, Elaborator, Serialization, Visitor and Listener. Used as a compiled interchange format in between SystemVerilog tools. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsXCaliptra
Caliptra IP and firmware for integrated Root of Trust blocksynlig
SystemVerilog support for Yosyssilicon-notebooks
treadle
Chisel/Firrtl execution engineaib-phy-hardware
Advanced Interface Bus (AIB) die-to-die hardware open sourceVeeR-ISS
t1
fpga-tool-perf
FPGA tool performance profilingfasm
FPGA Assembly (FASM) Parser and Generatorcaliptra-sw
Caliptra software (ROM, FMC, runtime firmware), and libraries/tools needed to build and testyosys-f4pga-plugins
Plugins for Yosys developed as part of the F4PGA project.omnixtend
OmniXtend cache coherence protocolplayground
chipyard in mill :Puvm-verilator
caliptra-rtl
HW Design Collateral for Caliptra RoT IPriscv-vector-tests
Unit tests generator for RVV 1.0fpga-interchange-schema
rocket-tools
Software tools that support rocket-chip (GNU toolchain, ISA simulator, tests)AIB-specification
Home of the Advanced Interface Bus (AIB) specification.firrtl-spec
The specification for the FIRRTL languagecde
A Scala library for Context-Dependent Environmentspython-fpga-interchange
Python interface to FPGA interchange formatCores-SweRV_fpga
espresso
UHDM-integration-tests
f4pga-sdf-timing
Python library for working Standard Delay Format (SDF) Timing Annotation files.aib-phy-generator
AIB Generator: Analog hardware compiler for AIB PHYverible-linter-action
Automatic SystemVerilog linting in github actions with the help of Veribleriscv-fw-infrastructure
SDK Firmware infrastructure, contain RTOS Abstraction Layer, demos, SweRV Processor Support Package, and more ...systemc-compiler
Intel Compiler for SystemCtilelink
aib-protocols
chisel-nix
Nix scripts used to manage the chisel projects.ideas
f4pga-xc7-bram-patch
Tool for updating the contents of BlockRAMs found in Xilinx 7 series bitstreams.caliptra-dpe
High level module that implements DPE and defines high-level traits that are used to communicate with the crypto peripherals and PCRsdiplomacy
homebrew-verible
rocket-chip-inclusive-cache
An RTL generator for a last-level shared inclusive TileLink cache controllerrocket-chip-fpga-shells
Wrapper shells enabling designs generated by rocket-chip to map onto certain FPGA boardschisel-interface
The 'missing header' for Chiselrocket
The working draft to split rocket core out from rocket chipOmnixtendEndpoint
Hardware implementation of an OmniXtend Memory Endpoint/Lowest Point of Coherence.f4pga-bitstream-viewer
Tool for graphically viewing FPGA bitstream files and their connection to FASM features.rocket-chip-blocks
RTL blocks compatible with the Rocket Chip GeneratorCores-SweRV-Support-Package
Processor support packagestools-cocotb-verilator-build
f4pga-xc-fasm2bels
Library to convert a FASM file into BELs importable into Vivado.foundation
Governance-related CHIPS Alliance documents, guides etc.f4pga-v2x
Tool for converting specialized annotated Verilog models into XML needed for Verilog to Routing flow.tree-sitter-firrtl
FIRRTL grammar for tree-sitterfpga-interchange-tests
Repository to run extensive tests on the FPGA interchange formatverible-formatter-action
f4pga-xc-fasm
rocket-pcb
PCB libraries and templates for rocket-chip based FPGA/ASIC designsf4pga-database-visualizer
rocket-uncore
tac
CHIPS Alliance Technical Advisory Councilcaliptra-ureg
sv-tests-results
Output of the sv-tests runs.rvdecoderdb
The Scala parser to parse riscv/riscv-opcodes generatechips-alliance-website
caliptra-ss
HW Design Collateral for Caliptra Subsystem, which comprises Caliptra RoT IP and additional manufacturer controls.amba
i3c-core
f4pga-rr-graph
Collection of Routing Resources Graph (RR Graph) libraries for VPRvtr-xml-utils
firrtl-syntax
TextMate-compatible description of FIRRTL syntax for use with GitHub's LinguistEasyCLA-code_only
EasyCLA-specs_and_code
artwork
CHIPS Alliance artworkcaliptra-cfi
Code-flow Integrity module to mitigate glitches and fault injectionsrocket-pcblib
wg-analog
CHIPS Alliance Analog Working Groupidealchisel
verible-actions-common
Love Open Source and this site? Check out how you can help us