• Stars
    star
    32
  • Rank 801,539 (Top 16 %)
  • Language Makefile
  • Created over 8 years ago
  • Updated over 1 year ago

Reviews

There are no reviews yet. Be the first to send feedback to the community and the maintainers!

Repository Details

Device trees used by QEMU to describe the hardware

More Repositories

1

PYNQ

Python Productivity for ZYNQ
Jupyter Notebook
1,975
star
2

Vitis-AI

Vitis AI is Xilinx’s development stack for AI inference on Xilinx hardware platforms, including both edge devices and Alveo cards.
Python
1,475
star
3

linux-xlnx

The official Linux kernel from Xilinx
C
1,205
star
4

brevitas

Brevitas: neural network quantization in PyTorch
Python
1,158
star
5

Vitis-Tutorials

Vitis In-Depth Tutorials
C
891
star
6

Vitis_Libraries

Vitis Libraries
C++
853
star
7

embeddedsw

Xilinx Embedded Software (embeddedsw) Development
HTML
766
star
8

finn

Dataflow compiler for QNN inference on FPGAs
Python
715
star
9

BNN-PYNQ

Quantized Neural Networks (QNNs) on PYNQ
Jupyter Notebook
661
star
10

XRT

Run Time for AIE and FPGA based platforms
C++
553
star
11

u-boot-xlnx

The official Xilinx u-boot repository
C
531
star
12

Vitis_Accel_Examples

Vitis_Accel_Examples
Makefile
503
star
13

Vitis-HLS-Introductory-Examples

C++
420
star
14

dma_ip_drivers

Xilinx QDMA IP Drivers
C
400
star
15

HLS

Vitis HLS LLVM source code and examples
378
star
16

Vitis-AI-Tutorials

362
star
17

PYNQ_Workshop

Jupyter Notebook
354
star
18

SDAccel_Examples

SDAccel Examples
C++
350
star
19

ml-suite

Getting Started with Xilinx ML Suite
Jupyter Notebook
334
star
20

CHaiDNN

HLS based Deep Neural Network Accelerator Library for Xilinx Ultrascale+ MPSoCs
C++
322
star
21

xfopencv

C++
313
star
22

XilinxTclStore

Xilinx Tcl Store
Tcl
310
star
23

mlir-aie

An MLIR-based toolchain for AMD AI Engine-enabled devices.
MLIR
300
star
24

XilinxBoardStore

Python
251
star
25

RapidWright

Build Customized FPGA Implementations for Vivado
Java
248
star
26

QNN-MO-PYNQ

Jupyter Notebook
236
star
27

libsystemctlm-soc

SystemC/TLM-2.0 Co-simulation framework
Verilog
210
star
28

qemu

Xilinx's fork of Quick EMUlator (QEMU) with improved support and modelling for the Xilinx platforms.
C
200
star
29

DPU-PYNQ

DPU on PYNQ
Tcl
198
star
30

device-tree-xlnx

Linux device tree generator for the Xilinx SDK (Vivado > 2014.1)
Tcl
181
star
31

finn-examples

Dataflow QNN inference accelerator examples on FPGAs
Python
174
star
32

PYNQ-ComputerVision

Computer Vision Overlays on Pynq
Jupyter Notebook
173
star
33

XilinxVirtualCable

Xilinx Virtual Cable (XVC) is a TCP/IP-based protocol that acts like a JTAG cable and provides a means to access and debug your FPGA or SoC design without using a physical cable.
C
172
star
34

finn-hlslib

Vitis HLS Library for FINN
C++
172
star
35

graffitist

Graph Transforms to Quantize and Retrain Deep Neural Nets in TensorFlow
Python
169
star
36

open-nic

AMD OpenNIC Project Overview
Shell
166
star
37

SDSoC-Tutorials

SDSoCβ„’ (Software-Defined System-On-Chip) Environment Tutorials
C++
142
star
38

xilinx-tiny-cnn

C++
141
star
39

FPGA_as_a_Service

Go
136
star
40

xup_vitis_network_example

VNx: Vitis Network Examples
Jupyter Notebook
133
star
41

meta-xilinx

Collection of Yocto Project layers to enable AMD Xilinx products
C
123
star
42

systemctlm-cosim-demo

QEMU libsystemctlm-soc co-simulation demos.
C++
114
star
43

Vitis-In-Depth-Tutorial

C++
113
star
44

Vitis_Embedded_Platform_Source

Tcl
105
star
45

llvm-aie

Fork of LLVM to support AMD AIEngine processors
LLVM
104
star
46

SDAccel-Tutorials

SDAccel Development Environment Tutorials
C++
101
star
47

nanotube

LLVM
101
star
48

Embedded-Design-Tutorials

100
star
49

RecoNIC

RecoNIC is a software/hardware shell used to enable network-attached processing within an RDMA-featured SmartNIC for scale-out computing.
SystemVerilog
94
star
50

RFNoC-HLS-NeuralNet

CMake
92
star
51

PYNQ-DL

Xilinx Deep Learning IP
VHDL
91
star
52

Kria-PYNQ

PYNQ support and examples for Kria SOMs
Jupyter Notebook
90
star
53

PYNQ-HelloWorld

This repository contains a "Hello World" introduction application to the Xilinx PYNQ framework.
Jupyter Notebook
90
star
54

LSTM-PYNQ

C++
86
star
55

kria-vitis-platforms

Kria Vitis platforms and overlays
SystemVerilog
86
star
56

meta-petalinux

meta-petalinux distro layer supporting Xilinx Tools
BitBake
84
star
57

Vivado-Design-Tutorials

Tcl
83
star
58

SDSoC_Examples

C++
82
star
59

ACCL

Alveo Collective Communication Library: MPI-like communication operations for Xilinx Alveo accelerators
C++
81
star
60

logicnets

Python
80
star
61

IIoT-EDDP

The repository contains the design database and documentation for Electric Drives Demonstration Platform
VHDL
79
star
62

mlir-air

C++
77
star
63

AI-Model-Zoo

75
star
64

Applications

C
71
star
65

open-nic-shell

AMD OpenNIC Shell includes the HDL source files
SystemVerilog
70
star
66

XilinxUnisimLibrary

Xilinx Unisim Library in Verilog
Verilog
66
star
67

PYNQ_Composable_Pipeline

PYNQ Composabe Overlays
Tcl
64
star
68

merlin-compiler

C++
57
star
69

PYNQ_RFSOC_Workshop

Open-sourcing the PYNQ & RFSoC workshop materials
Jupyter Notebook
56
star
70

gemx

Matrix Operation Library for FPGA https://xilinx.github.io/gemx/
C++
56
star
71

xup_high_level_synthesis_design_flow

AMD University Program HLS tutorial
Jupyter Notebook
54
star
72

meta-xilinx-tools

Yocto Project layer enables AMD Xilinx tools related metadata for MicroBlaze, Zynq, ZynqMP and Versal devices.
BitBake
54
star
73

RFSoC-PYNQ

Python productivity for RFSoC platforms
Jupyter Notebook
52
star
74

Alveo-PYNQ

Introductory examples for using PYNQ with Alveo
Jupyter Notebook
48
star
75

ResNet50-PYNQ

Quantized ResNet50 Dataflow Acceleration on Alveo, with PYNQ
C++
48
star
76

xup_compute_acceleration

Hands-on experience using the Vitis unified software platform with Xilinx FPGA hardware
C++
46
star
77

Vitis_Model_Composer

Vitis Model Composer Examples and Tutorials
C++
46
star
78

KRS

The Kria Robotics Stack (KRS) is a ROS 2 superset for industry, an integrated set of robot libraries and utilities to accelerate the development, maintenance and commercialization of industrial-grade robotic solutions while using adaptive computing.
HTML
46
star
79

Vitis-AWS-F1-Developer-Labs

C++
45
star
80

PYNQ_Bootcamp

PYNQ Bootcamp 2019-2022 teaching materials.
Jupyter Notebook
44
star
81

PYNQ-Networking

Networking Overlay on PYNQ
Tcl
44
star
82

HLS_packet_processing

C++
43
star
83

blockchainacceleration

Tcl
43
star
84

Get_Moving_With_Alveo

For publishing the source for UG1352 "Get Moving with Alveo"
C++
42
star
85

DSRL

42
star
86

pcie-model

PCI Express controller model
C
41
star
87

XilinxCEDStore

This store contains Configurable Example Designs.
Tcl
41
star
88

inference-server

C++
41
star
89

HLS_arbitrary_Precision_Types

C++
40
star
90

Xilinx_Kria_KV260_Workshop

40
star
91

vcu-ctrl-sw

C
38
star
92

VVAS

Vitis Video Analytics SDK
C
38
star
93

chipscopy

ChipScoPy (ChipScope Python API) is an open source Python API to the various ChipScope services provided by the TCF-based (Target Communication Framework) ChipScope Server (cs_server).
Jupyter Notebook
38
star
94

pyxir

Python
36
star
95

xup_aie_training

Hands-on experience programming AI Engines using Vitis Unified Software Platform
Jupyter Notebook
36
star
96

DSP-PYNQ

A PYNQ overlay demonstrating Pythonic DSP running on Zynq UltraScale+
Tcl
36
star
97

hdmi-modules

Xilinx Soft-IP HDMI Rx/Tx core Linux drivers
C
35
star
98

pytorch-ocr

Python
35
star
99

open-nic-driver

AMD OpenNIC driver includes the Linux kernel driver
C
33
star
100

bootgen

bootgen source code
C++
33
star